

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d



SEMICONDUCTOR

Data Sheet

## December 2001

# 56A, 100V, 0.025 Ohm, N-Channel UltraFET Power MOSFETs



These N-Channel power MOSFETs are manufactured using the innovative UltraFET® process. This advanced process technology

achieves the lowest possible on-resistance per silicon area, resulting in outstanding performance. This device is capable of withstanding high energy in the avalanche mode and the diode exhibits very low reverse recovery time and stored charge. It was designed for use in applications where power efficiency is important, such as switching regulators, switching converters, motor drivers, relay drivers, lowvoltage bus switches, and power management in portable and battery-operated products.

Formerly developmental type TA75639.

# **Ordering Information**

| PART NUMBER  | PACKAGE  | BRAND  |
|--------------|----------|--------|
| HUFA75639G3  | TO-247   | 75639G |
| HUFA75639P3  | TO-220AB | 75639P |
| HUFA75639S3S | TO-263AB | 75639S |

NOTE: When ordering, use the entire part number. Add the suffix T to obtain the TO-263AB variant in tape and reel, e.g., HUFA75639S3ST.

# Features

- 56A, 100V
- · Simulation Models
  - Temperature Compensated PSPICE® and SABER™ Electrical Models
  - Spice and Saber Thermal Impedance Models
  - www.fairchildsemi.com
- Peak Current vs Pulse Width Curve
- UIS Rating Curve
- Related Literature
  - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards"

# Symbol





This product has been designed to meet the extreme test conditions and environment demanded by the automotive industry. For a copy of the requirements, see AEC Q101 at: http://www.aecouncil.com/

Reliability data can be found at: http://www.fairchildsemi.com/products/discrete/reliability/index.html.

All Fairchild semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems certification.

# Absolute Maximum Ratings T<sub>C</sub> = 25<sup>o</sup>C, Unless Otherwise Specified

|                                                                                                         |                                      | UNITS             |
|---------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------|
| Drain to Source Voltage (Note 1)V <sub>DSS</sub>                                                        | 100                                  | V                 |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)V <sub>DGR</sub>                                 | 100                                  | V                 |
| Gate to Source Voltage                                                                                  | ±20                                  | V                 |
| Drain Current                                                                                           |                                      |                   |
| Continuous (Figure 2)                                                                                   | 56                                   | A                 |
| Pulsed Drain Current                                                                                    | Figure 4                             |                   |
| Pulsed Avalanche Rating E <sub>AS</sub>                                                                 | Figures 6, 14, 15                    |                   |
| Power Dissipation                                                                                       | 200                                  | W                 |
| Derate Above 25 <sup>o</sup> C                                                                          | 1.35                                 | W/ <sup>o</sup> C |
| Operating and Storage Temperature                                                                       | -55 to 175                           | °C                |
| Maximum Temperature for Soldering                                                                       |                                      |                   |
| Leads at 0.063in (1.6mm) from Case for 10sTL                                                            | 300                                  | °C                |
| Package Body for 10s, See Techbrief 334                                                                 | 260                                  | °C                |
| CALITION Owners shows these listed in "Absolute Maximum Definition" many source some set demonst the de | the This is a starse such a set is a |                   |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## NOTE:

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

| PARAMETER                                | SYMBOL              | TEST                                                                                        | CONDITIONS                                                                   | MIN      | ТҮР   | MAX   | UNITS |
|------------------------------------------|---------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------|-------|-------|-------|
| OFF STATE SPECIFICATIONS                 | *                   |                                                                                             |                                                                              |          |       |       |       |
| Drain to Source Breakdown Voltage        | BV <sub>DSS</sub>   | $I_D = 250\mu A$ , $V_{GS} = 0V$ (Figure 11)                                                |                                                                              | 100      | -     | -     | V     |
| Zero Gate Voltage Drain Current          | I <sub>DSS</sub>    | $V_{DS} = 95V, V_{GS} = 0V$                                                                 |                                                                              | -        | -     | 1     | μA    |
|                                          |                     | $V_{DS} = 90V, V_{GS} = 0V, T_{C} = 150^{\circ}C$                                           |                                                                              |          | -     | 250   | μΑ    |
| Gate to Source Leakage Current           | I <sub>GSS</sub>    | $V_{GS} = \pm 20V$                                                                          |                                                                              | -        | -     | ±100  | nA    |
| ON STATE SPECIFICATIONS                  |                     |                                                                                             |                                                                              |          |       | 1     | 1     |
| Gate to Source Threshold Voltage         | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250 \mu A$ (Figure 10)                                           |                                                                              | 2        | -     | 4     | V     |
| Drain to Source On Resistance            | rDS(ON)             | I <sub>D</sub> = 56A, V <sub>GS</sub> = 10                                                  | V (Figure 9)                                                                 | -        | 0.021 | 0.025 | Ω     |
| THERMAL SPECIFICATIONS                   |                     |                                                                                             |                                                                              | <b>I</b> |       |       | r     |
| Thermal Resistance Junction to Case      | $R_{\theta JC}$     | (Figure 3)                                                                                  |                                                                              | -        | -     | 0.74  | °C/W  |
| Thermal Resistance Junction to Ambient   | R <sub>θJA</sub>    | TO-247<br>TO-220, TO-263                                                                    |                                                                              | -        | -     | 30    | °C/W  |
|                                          |                     |                                                                                             |                                                                              | -        | -     | 62    | °C/W  |
| SWITCHING SPECIFICATIONS ( $V_{GS} = 10$ | V)                  |                                                                                             |                                                                              |          |       | 1     | 1     |
| Turn-On Time                             | tON                 | $V_{DD} = 50V, I_D \cong 56A,$<br>$R_L = 0.89\Omega, V_{GS} = 10V,$<br>$R_{GS} = 5.1\Omega$ |                                                                              | -        | -     | 110   | ns    |
| Turn-On Delay Time                       | t <sub>d(ON)</sub>  |                                                                                             |                                                                              | -        | 15    | -     | ns    |
| Rise Time                                | tr                  |                                                                                             |                                                                              | -        | 60    | -     | ns    |
| Turn-Off Delay Time                      | td(OFF)             | -                                                                                           |                                                                              | -        | 20    | -     | ns    |
| Fall Time                                | t <sub>f</sub>      |                                                                                             |                                                                              | -        | 25    | -     | ns    |
| Turn-Off Time                            | tOFF                |                                                                                             |                                                                              | -        | -     | 70    | ns    |
| GATE CHARGE SPECIFICATIONS               |                     |                                                                                             |                                                                              |          |       |       |       |
| Total Gate Charge                        | Q <sub>g(TOT)</sub> | $V_{GS} = 0V$ to 20V                                                                        | $V_{DD} = 50V,$ $I_{D} \cong 56A,$ $R_{L} = 0.89\Omega$ $I_{g(REF)} = 1.0mA$ | -        | 110   | 130   | nC    |
| Gate Charge at 10V                       | Q <sub>g(10)</sub>  | $V_{GS} = 0V$ to 10V                                                                        |                                                                              | -        | 57    | 75    | nC    |
| Threshold Gate Charge                    | Q <sub>g(TH)</sub>  | $V_{GS} = 0V$ to 2V                                                                         |                                                                              | -        | 3.7   | 4.5   | nC    |
| Gate to Source Gate Charge               | Q <sub>gs</sub>     |                                                                                             | (Figure 13)                                                                  | -        | 9.8   | -     | nC    |
| Gate to Drain "Miller" Charge            | Q <sub>gd</sub>     |                                                                                             |                                                                              | -        | 24    | -     | nC    |

## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                    | SYMBOL           | TEST CONDITIONS              | MIN | TYP  | MAX | UNITS |
|------------------------------|------------------|------------------------------|-----|------|-----|-------|
| CAPACITANCE SPECIFICATIONS   |                  |                              |     |      |     |       |
| Input Capacitance            | C <sub>ISS</sub> | $V_{DS} = 25V, V_{GS} = 0V,$ | -   | 2000 | -   | pF    |
| Output Capacitance           | C <sub>OSS</sub> | f = 1MHz<br>(Figure 12)      | -   | 500  | -   | pF    |
| Reverse Transfer Capacitance | C <sub>RSS</sub> |                              | -   | 65   | -   | pF    |

## Source to Drain Diode Specifications

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                            | MIN | TYP | MAX  | UNITS |
|-------------------------------|-----------------|--------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 56A                      | -   | -   | 1.25 | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD} = 56A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 110  | ns    |
| Reverse Recovered Charge      | Q <sub>RR</sub> | $I_{SD} = 56A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 320  | nC    |

# **Typical Performance Curves**



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE





# Typical Performance Curves (Continued)







V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V)

FIGURE 5. FORWARD BIAS SAFE OPERATING AREA



FIGURE 7. SATURATION CHARACTERISTICS



NOTE: Refer to Fairchild Application Notes AN9321 and AN9322. FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY



FIGURE 8. TRANSFER CHARACTERISTICS

## Typical Performance Curves (Continued)



FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 12. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE





# Test Circuits and Waveforms



FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 16. GATE CHARGE TEST CIRCUIT



FIGURE 18. SWITCHING TIME TEST CIRCUIT



FIGURE 15. UNCLAMPED ENERGY WAVEFORMS



FIGURE 17. GATE CHARGE WAVEFORM



FIGURE 19. RESISTIVE SWITCHING WAVEFORMS

## **PSPICE Electrical Model**

SUBCKT HUFA75639 2 1 3 ; rev Oct. 98 CA 12 8 2.8e-9 CB 15 14 2.65e-9 CIN 6 8 1.9e-9



VBAT 22 19 DC 1

ESLC 51 50 VALUE = {(V(5,51)/ABS(V(5,51)))\*(PWR(V(5,51)/(1e-6\*115),4))}

.MODEL DBODYMOD D (IS = 1.4e-12 RS = 3.3e-3 XTI = 4.7 TRS1 = 2e-3 TRS2 = 0.1e-5 CJO = 3.3e-9 TT = 6.1e-8 M = 0.7) .MODEL DBREAKMOD D (RS = 3.5e- 1TRS1 = 1e- 3TRS2 = 1e-6) .MODEL DPLCAPMOD D (CJO = 2.2e- 9IS = 1e-3 0N = 10 M = 0.95 vj = 1.0) .MODEL MMEDMOD NMOS (VTO = 3.5 KP = 4.8 IS = 1e-30 N = 10 TÓX = 1 L = 1u W = 1u Rg = 0.7) .MODEL MSTROMOD NMOS (VTO = 3.97 KP = 56.5 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u) MODEL MWEAKMOD NMOS (VTO =3.11 KP = 0.085 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 7 RS = 0.1) .MODEL RBREAKMOD RES (TC1 = 0.8e- 3TC2 = 1e-6) .MODEL RDRAINMOD RES (TC1 = 1e-2 TC2 = 1.75e-5) .MODEL RSLCMOD RES (TC1 = 2.8e-3 TC2 = 14e-6) .MODEL RSOURCEMOD RES (TC1 = 0 TC2 = 0) .MODEL RVTHRESMOD RES (TC = -2.0e-3 TC2 = -1.75e-5) .MODEL RVTEMPMOD RES (TC1 = -2.75e- 3TC2 = 0.05e-9) .MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -6.0 VOFF = -3.5) .MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -3.5 VOFF = -6.0) .MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.5 VOFF = 4.95) .MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 4.95 VOFF = -2.5)

#### .ENDS

NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.

## SABER Electrical Model

nom temp=25 deg c 100v Ultrafet

#### REV Oct. 98



ĵ

# Spice Thermal Model

## **REV APRIL 1998**

### HUFA75639

CTHERM1 TH 6 2.8e-3 CTHERM2 6 5 4.6e-3 CTHERM3 5 4 5.5e-3 CTHERM4 4 3 9.2e-3 CTHERM5 3 2 1.7e-2 CTHERM6 2 TL 4.3e-2

RTHERM1 TH 6 5.0e-4 RTHERM2 6 5 1.5e-3 RTHERM3 5 4 2.0e-2 RTHERM4 4 3 9.0e-2 RTHERM5 3 2 1.9e-1 RTHERM6 2 TL 2.9e-1

# Saber Thermal Model

Saber thermal model HUFA75639

template thermal\_model th tl thermal\_c th, tl { ctherm.ctherm1 th 6 = 2.8e-3 ctherm.ctherm2 6 5 = 4.6e-3 ctherm.ctherm3 5 4 = 5.5e-3 ctherm.ctherm4 4 3 = 9.2e-3 ctherm.ctherm5 3 2 = 1.7e-2 ctherm.ctherm6 2 tl = 4.3e-2 rtherm.rtherm1 th 6 = 5.0e-4 rtherm.rtherm2 6 5 = 1.5e-3 rtherm.rtherm3 5 4 = 2.0e-2 rtherm.rtherm4 4 3 = 9.0e-2 rtherm.rtherm4 4 3 = 9.0e-2

rtherm.rtherm5 3 2 = 1.9e-1 rtherm.rtherm6 2 tl = 2.9e-1



## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ DenseTrench™ DOME™ **EcoSPARK™** E<sup>2</sup>CMOS<sup>™</sup> EnSigna™ FACT™ FACT Quiet Series™ FAST ® FASTr™ FRFET™ GlobalOptoisolator<sup>™</sup> POP<sup>™</sup> GTO™ HiSeC™ ISOPLANAR™ LittleFET™ MicroFET™ MicroPak™ MICROWIRE™

**OPTOLOGIC™** OPTOPLANAR™ PACMAN™ Power247™ PowerTrench<sup>®</sup> QFET™ QS™ QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER®

SMART START™ VCX™ STAR\*POWER™ Stealth™ SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET™ TinyLogic™ TruTranslation<sup>™</sup> UHC™ UltraFET<sup>®</sup>

STAR\*POWER is used under license

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY. FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **PRODUCT STATUS DEFINITIONS**

## **Definition of Terms**

| Product Status                                                                                                                                                                                                                              | Definition                                                                                                                                                                |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Formative or<br>In Design                                                                                                                                                                                                                   | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                  |  |  |  |
| y First Production This datasheet contains preliminary data, and<br>supplementary data will be published at a later da<br>Fairchild Semiconductor reserves the right to mal<br>changes at any time without notice in order to im<br>design. |                                                                                                                                                                           |  |  |  |
| Full Production                                                                                                                                                                                                                             | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.     |  |  |  |
| Not In Production                                                                                                                                                                                                                           | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only. |  |  |  |
|                                                                                                                                                                                                                                             | Formative or<br>In Design<br>First Production<br>Full Production                                                                                                          |  |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor haves against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly ori indirectly, any claim of personal injury or death

### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC